Advanced Backend Optimization

Advanced Backend Optimization pdf epub mobi txt 电子书 下载 2025

出版者:Wiley-ISTE
作者:Sid Touati
出品人:
页数:384
译者:
出版时间:2014-6-23
价格:USD 149.00
装帧:Hardcover
isbn号码:9781848215382
丛书系列:
图书标签:
  • 编译原理
  • 后端优化
  • 计算机
  • m
  • gcc
  • backend
  • GCC
  • Compiler
  • 后端优化
  • 性能优化
  • 系统设计
  • 高并发
  • 数据库
  • 缓存
  • 消息队列
  • 微服务
  • 架构设计
  • 代码优化
想要找书就要到 小美书屋
立刻按 ctrl+D收藏本页
你会得到大惊喜!!

具体描述

This book is a summary of more than a decade of research in the area of backend optimization. It contains the latest fundamental research results in this field. While existing books are often more oriented toward Masters students, this book is aimed more towards professors and researchers as it contains more advanced subjects.

It is unique in the sense that it contains information that has not previously been covered by other books in the field, with chapters on phase ordering in optimizing compilation; register saturation in instruction level parallelism; code size reduction for software pipelining; memory hierarchy effects and instruction level parallelism.

Other chapters provide the latest research results in well-known topics such as register need, and software pipelining and periodic register allocation.

作者简介

目录信息

Introduction xiii
Part 1 Prolog: Optimizing Compilation 1
Chapter 1 On the Decidability of Phase Ordering in Optimizing Compilation 3
Part 2 Instruction Scheduling 23
Chapter 2 Instruction Scheduling Problems and Overview 25
Chapter 3 Applications of Machine Scheduling to Instruction Scheduling 39
Chapter 4 Instruction Scheduling Before Register Allocation 51
Chapter 5 Instruction Scheduling After Register Allocation 77
Chapter 6 Dealing in Practice with Memory Hierarchy Effects and Instruction Level Parallelism 91
Part 3 Register Optimization 119
Chapter 7 The Register Need of a Fixed Instruction Schedule 121
Chapter 8 The Register Saturation 141
Chapter 9 Spill Code Reduction 159
Chapter 10 Exploiting the Register Access Delays Before Instruction Scheduling 177
Chapter 11 Loop Unrolling Degree Minimization for Periodic Register Allocation 191
Part 4 Epilog: Performance, Open Problems 231
Chapter 12 Statistical Performance Analysis: The Speedup-Test Protocol 233
Conclusion 257
Appendix 1 Presentation of the Benchmarks Used in Our Experiments 263
Appendix 2 Register Saturation Computation on Stand-Alone DDG 271
Appendix 3 Efficiency of SIRA on the Benchmarks 279
Appendix 4 Efficiency of Non-Positive Circuit Elimination in the SIRA Framework 293
Appendix 5 Loop Unroll Degree Minimization: Experimental Results 303
Appendix 6 Experimental Efficiency of Software Data Preloading and Prefetching for Embedded VLIW 313
Appendix 7 Appendix of the Speedup-Test Protocol 319
Bibliography 327
Lists of Figures, Tables and Algorithms 345
Index 353
· · · · · · (收起)

读后感

评分

这本书是作者十几年论文的一个总结。在此之上,作者把同时期的其它重要论文都拉出来一一做了比较。这些论文的核心是两个问题:instruction scheduling和register optimization。这两个问题的解决方案是所有后端优化的目的。在大部分的约束条件下,这两个问题都是NP-Complete的...

评分

这本书是作者十几年论文的一个总结。在此之上,作者把同时期的其它重要论文都拉出来一一做了比较。这些论文的核心是两个问题:instruction scheduling和register optimization。这两个问题的解决方案是所有后端优化的目的。在大部分的约束条件下,这两个问题都是NP-Complete的...

评分

这本书是作者十几年论文的一个总结。在此之上,作者把同时期的其它重要论文都拉出来一一做了比较。这些论文的核心是两个问题:instruction scheduling和register optimization。这两个问题的解决方案是所有后端优化的目的。在大部分的约束条件下,这两个问题都是NP-Complete的...

评分

这本书是作者十几年论文的一个总结。在此之上,作者把同时期的其它重要论文都拉出来一一做了比较。这些论文的核心是两个问题:instruction scheduling和register optimization。这两个问题的解决方案是所有后端优化的目的。在大部分的约束条件下,这两个问题都是NP-Complete的...

评分

这本书是作者十几年论文的一个总结。在此之上,作者把同时期的其它重要论文都拉出来一一做了比较。这些论文的核心是两个问题:instruction scheduling和register optimization。这两个问题的解决方案是所有后端优化的目的。在大部分的约束条件下,这两个问题都是NP-Complete的...

用户评价

评分

评分

评分

评分

评分

本站所有内容均为互联网搜索引擎提供的公开搜索信息,本站不存储任何数据与内容,任何内容与数据均与本站无关,如有需要请联系相关搜索引擎包括但不限于百度google,bing,sogou

© 2025 book.quotespace.org All Rights Reserved. 小美书屋 版权所有