係統集成

係統集成 pdf epub mobi txt 電子書 下載2025

出版者:科學
作者:霍夫曼
出品人:
頁數:490
译者:
出版時間:2007-1
價格:66.00元
裝幀:
isbn號碼:9787030182555
叢書系列:
圖書標籤:
  • 係統集成
  • 集成技術
  • 軟件工程
  • 架構設計
  • 信息技術
  • 計算機科學
  • 係統分析
  • 項目管理
  • 技術方案
  • 應用係統
想要找書就要到 小美書屋
立刻按 ctrl+D收藏本頁
你會得到大驚喜!!

具體描述

《係統集成:從晶體管設計到大規模集成電路(影印版)》涉及集成電路組件的集成和設計的較寬範圍的內容,提供給讀者用簡單公式估計晶體管幾何尺寸和推演電路行為的方法。《係統集成:從晶體管設計到大規模集成電路(影印版)》廣泛覆蓋場效應管的設計、MOS管的建模和數字CMOs集成電路設計基礎以及MOS存儲器結構和設計。《係統集成:從晶體管設計到大規模集成電路(影印版)》突齣瞭片上係統設計和集成方麵知識的需求,在單本書中覆蓋半導體物理學、數字VLSI設計和模擬集成電路,介紹瞭集成電路半導體組件的基本行為和基於CMOS與BiCMOS工藝的數字和模擬集成電路的設計。

著者簡介

圖書目錄

PrefaceAcknowledgmentsPhysical Constants and Conversion FactorsSymbolsSemiconductor Physics1.1 Band Theory of Solids1.2 Doped Semiconductor1.3 Semiconductor in Equilibrium1.3.1 Fermi-Dirac Distribution Function1.3.2 Carrier Concentration at Equilibrium1.3.3 Density Product at Equilibrium1.3.4 Relationship between Energy, Voltage, and Electrical Field1.4 Charge Transport1.4.1 Drift Velocity1.4.2 Drift Current1.4.3 Diffusion Current1.4.4 Continuity Equation1.5 Non-Equilibrium ConditionsProblemsReferencesFurther Reading2 pn-Junction2.1 Inhomogeneously Doped n-type Semiconductor2.2 pn-Junction at Equilibrium2.3 Biased pn-Junction2.3.1 Density Product under Non-Equilibrium Conditions2.3.2 Current-Voltage Relationship2.3.3 Deviation from the Current-Voltage Relationship2.3.4 Voltage Reference Point2.4 Capacitance Characteristic2.4.1 Depletion Capacitance2.4.2 Diffusion Capacitance2.5 Switching Characteristic2.6 Junction Breakdown2.7 Modeling the pn-Junction2.7.1 Diode Model for CAD Applications2.7.2 Diode Model for Static Calculations2.7.3 Diode Model for Small-Signal CalculationsProblemsReferences3 Bipolar Transistor3.1 Bipolar Technologies3.2 Transistor Operation3.2.1 Current-Voltage Relationship3.2.2 Transistor under Reverse Biased Condition3.2.3 Voltage Saturation3.2.4 Temperature Behavior3.2.5 Breakdown Behavior3.3 Second-Order Effects3.3.1 High Current Effects3.3.2 Base-Width Modulation3.3.3 Current Crowding3.4 Alternative Transistor Structures3.5 Modeling the Bipolar Transistor3.5.1 Transistor Model for CAD Applications3.5.2 Transistor Model for Static Calculations3.5.3 Transistor Model for Small-Signal Calculations3.5.4 Transit Time DeterminationProblemsReferencesFurther Reading4 MOS Transistor4.1 CMOS Technology4.2 The MOS Structure4.2.1 Characteristic of the MOS Structure4.2.2 Capacitance Behavior of the MOS Structure4.2.3 Flat-Band Voltage4.3 Equations of the MOS Structure4.3.1 Charge Equations of the MOS Structure4.3.2 Surface Voltage at Strong Inversion4.3.3 Threshold Voltage and Body Effect4.4 MOS Transistor4.4.1 Current-Voltage Characteristic at Strong Inversion4.4.2 Improved Transistor Equation4.4.3 Current-Voltage Characteristic at Weak Inversion4.4.4 Temperature Behavior4.5 Second-Order Effects4.5.1 Mobility Degradation4.5.2 Channel Length Modulation4.5.3 Short Channel Effects4.5.4 Hot Electrons4.5.5 Gate-Induced Drain Leakage4.5.6 Breakdown Behavior4.5.7 Latch-up Effect4.6 Power Devices4.7 Modeling of the MOS Transistor4.7. l Transistor Model for CAD Applications4.7.2 Transistor Model for Static and Dynamic Calculations4.7.3 Transistor Model for Small-Signal CalculationsProblemsAppendix A Current-Voltage Equation of the MOS Transistorunder Weak Inversion ConditionReferencesFurther Reading5 Basic Digital CMOS Circuits5.1 Geometric Design Rules5.2 Electrical Design Rules5.3 MOS Inverter5.3.1 Depletion Load Inverter5.3.2 Enhancement Load Inverter5.3.3 PMOS Load Inverter5.3.4 CMOS Inverter5.3.5 Ratioed Design Issues5.4 Switching Performance of the Inverters5.5 Buffer Stages5.5.1 Super Buffer5.5.2 Bootstrap Buffer5.6 Input/Output Stage5.6.1 Input Stage5.6.2 Output Stage5.6.3 ESD ProtectionProblemsReferences6 Combinational and Sequential CMOS Circuits6.1 Static Combinational Circuits6.1.1 Complementary Circuits6.1.2 PMOS Load Circuits6.1.3 Pass-Transistor Circuits6.2 Clocked Combinational Circuits6.2.1 Clocked CMOS Circuits (C2MOS)6.2.2 Domino Circuits6.2.3 NORA Circuits6.2.4 Differential Cascaded Voltage Switch Circuits (DCVS)6.2.5 Switching Performance of Ratioless Logic6.3 High Speed Circuits6.4 Logic Arrays6.4.1 Decoder6.4.2 Programmable Logic Array6.5 Sequential Circuits6.5.1 Flip-flop6.5.2 Two-Phase Clocked Register6.5.3 One-Phase Clocked Register6.5.4 Clock Distribution and GenerationProblemsReferencesFurther Reading7 MOS Memories7.1 Read Only Memory7.2 Electrically Programmable and Optically Erasable Memory7.2.1 EPROM Memory Architecture7.2.2 Current Sense Amplifier7.3 Electrically Erasable and Programmable Read Only Memories7.3.1 EEPROM Memory Cells7.3.2 Flash Memory Architectures7.3.3 On-Chip Voltage Generators7.4 Static Memories7.4.1 Static Memory Cells7.4.2 SRAM Memory Architecture7.4.3 Address Transition Detection7.5 Dynamic Memories7.5.1 One-Transistor Cell7.5.2 Basic DRAM Memory Circuits7.5.3 DRAM Architecture7.5.4 Radiation Effects in MemoriesProblemsReferencesFurther Reading8 Basic Analog CMOS Circuits8.1 Current Mirror8.1.1 Improved Current Sources8.2 Source Follower8.3 Basic Amplifier Performance8.3.1 Miller Effect8.3.2 Differential Stage with Symmetrical Output8.3.3 Differential Input Stage with Single-Ended OutputProblemsAppendix A Transfer FunctionsFurther Reading9 CMOS Amplifiers9.1 Miller Amplifier9.2 Folded Cascode Amplifier9.3 Folded Cascode Amplifier with Improved Driving CapabilityProblemsReferences10 BICMOS10.1 Current Steering Techniques10.1.1 CML Circuits10.1.2 ECL Circuits10.2 BICMOS Buffer and Gates10.3 Band-Gap Reference Circuits10.4 Analog Applications10.4.1 Offset Voltage of Bipolar and MOS Transistors10.4.2 Comparison of Small-Signal PerformanceProblemsReferencesIndex
· · · · · · (收起)

讀後感

評分

評分

評分

評分

評分

用戶評價

评分

评分

评分

评分

评分

本站所有內容均為互聯網搜索引擎提供的公開搜索信息,本站不存儲任何數據與內容,任何內容與數據均與本站無關,如有需要請聯繫相關搜索引擎包括但不限於百度google,bing,sogou

© 2025 book.quotespace.org All Rights Reserved. 小美書屋 版权所有